ESP32 I2S Timing

LIFsCode
Posts: 1
Joined: Tue Sep 05, 2023 9:22 am

ESP32 I2S Timing

Postby LIFsCode » Mon Nov 13, 2023 11:59 am

Hello,

can somebody explain details about the I2S_TIMING_REG register values (see 12.8 in
the datasheet?

Especially concerning the following:
  • what are the cycles referenced for e.g. I2S_RX_SD_IN_DELAY . Is it BCK cycles? or I2Sn_CLK cycles?
  • what is the meaning of I2S_RX_DSYNC_SW? which signals are double synchronized? on which clock?
  • is there any timing diagram which shows the effect of the I2S_TIMING_REG values?
Thanks a lot for any help and clarification

best regards
Fabian

Who is online

Users browsing this forum: No registered users and 63 guests